

ARCHIVES OF ELECTRICAL ENGINEERING

VOL. 71(4), pp. 931-948 (2022)

DOI 10.24425/aee.2022.142117

# Fault-tolerant control for three-phase three-level T-type inverters with a redundant leg

DANJIANG CHEN<sup>®</sup>, LIYUAN ZHENG<sup>®</sup>

College of Information and Intelligence Engineering Zhejiang Wanli University No. 8, South Qian Hu Road, Ningbo, Zhejiang, China 315100 e-mail: cdj02@163.com, <sup>⊠</sup>105468169@qq.com

(Received: 01.03.2022, revised: 13.07.2022)

**Abstract:** Three-level T-type inverters have lower total harmonic distortion in output voltage, higher power density and lower voltage stress of power switches compared with conventional two-level inverters and have been widely used in applications with a wide-power range. Reliability improvement is particularly important for the T-type inverters because of the increased number of power switches and high system complexity. This paper proposes a fault-tolerant topology, which is constructed by adding a redundant leg including half-bridge switches and neutral-point switches connected between the DC bus capacitors and the DC-link midpoint of the conventional T-type inverter. In addition, an after-fault control strategy is proposed based on the results of a fault diagnosis method using bridge voltage. The fault-tolerant control of the open-circuit fault of the power switches and the phase-leg fault can both be achieved by the proposed method. Experimental results are given to verify that the proposed fault-tolerant three-level T-type inverter can output the full voltage level and power during the fault-tolerant operation based on the proposed control strategy.

Key words: fault diagnosis, fault-tolerant control, open-circuit fault, phase-leg fault, redundant leg, T-type inverter

# 1. Introduction

T-type inverters have been widely used in many industrial applications, such as renewable energy systems, grid-tie applications, traction inverters, and induction motor control systems [1-4]. T-type inverters are transformed from neutral-point-clamped (NPC) inverters, but have lower conduction losses and higher efficiency compared with the NPC inverters [5-7]. In addition,



© 2022. The Author(s). This is an open-access article distributed under the terms of the Creative Commons Attribution-NonCommercial-NoDerivatives License (CC BY-NC-ND 4.0, https://creativecommons.org/licenses/by-nc-nd/4.0/), which permits use, distribution, and reproduction in any medium, provided that the Article is properly cited, the use is non-commercial, and no modifications or adaptations are made.





Arch. Elect. Eng.

there are other advantages that T-type inverters have such as lower total harmonic distortion in output voltage, higher power density and lower voltage stress of power switches compared with the conventional two-level inverters. However, like other multilevel inverters, the probability of failure in T-type inverters is lifted because of the increased number of power switches and high system complexity. Hence, fault diagnosis and fault-tolerant control becomes more important to ensure the reliability of the T-type inverters especially in safety critical applications.

Figure 1 shows the schematic of a three-phase three-level T-type inverter (3LT<sup>2</sup>I) [6]. The conventional two-level voltage source inverter topology is extended with a bidirectional active switch to the DC-link midpoint "o". In this topology, the half-bridge switches ( $S_{x1}$  and  $S_{x4}$ , x represents a, b, and c) have to block the full DC-link voltage, the same as a conventional two-level inverter. Differently, the neutral-point switches ( $S_{x2}$  and  $S_{x3}$ ) have to block only half of the DC-link voltage. Therefore, it is possible to adopt the devices with a lower voltage rating. Compared to the three-level NPC topology [5], the  $3LT^2I$  uses a single switch to block the full DC-link voltage instead of two switches connected in series to block the full DC-link voltage. Therefore, the conduction losses of the  $3LT^2I$  are considerably reduced. The  $3LT^2I$  basically combines the advantages of the two-level converters such as low conduction losses and simple operation principles with the advantages of the multilevel converters [6].



Fig. 1. Schematic of the three-level T-type inverter topology

The reliability of power electronic inverters is very important to any advanced electrical system because it is related to the cost and efficiency of the overall system. Therefore, to improve the reliability of the systems, many efforts have been made on fault diagnosis and fault-tolerant control for many kinds of converters [8–10].

Different effective methods to enhance the fault-tolerant capability of T-type inverters have been proposed in some publications. One popular fault-tolerant method is based on space vector modulation because the multilevel inverters have more switching state combinations compared with two-level inverters [11-15]. In this kind of methods, the topology of T-type inverters remains unchanged and only different control strategies are studied for the fault-tolerant purpose. In [11]

www.czasopisma.pan.pl



Vol. 71 (2022)

#### Fault-tolerant control for three-phase three-level T-type inverters

and [12], a fault-tolerant strategy based on replacing the switching state or changing the dwell time of the switching state is proposed by dividing into two cases: the faulty condition of halfbridge switches and neutral-point switches in T-type inverters. The methods proposed in [12] are analyzed and compared in [13], and two different fault-tolerant control methods are proposed, named as improved two-level switching tolerant control and hybrid switching tolerant control. Both methods in [13] are implemented by adding an optimal time-offset to the three-phase turnon times. In the case of the open-circuit fault in T-type inverters and the large voltage vectors becoming impossible to obtain, a fault-tolerant control strategy based on the possible zero and small voltage vectors is proposed to avoid the distortion of the output voltage [14]. A fault-tolerant PWM control algorithm for a three-level quasi-switched boost T-type inverter is implemented in [15] by selecting appropriate values for the modulation index and duty cycles of two additional switching devices.

Another kind of fault-tolerant method is achieved by adding several redundant power devices and the topology of the inverters is changed such as the circuit topologies detailed in [16-22]. When there is a fault in T-type inverters, some output voltage levels couldn't be obtained. In order to obtain these lost voltage levels again, some new current paths based on the redundant devices should be rebuilt. A four-leg fault-tolerant T-type inverter topology is proposed with additional four insulated gate bipolar transistors (IGBTs) providing a fault-tolerant solution to open-circuit and certain short-circuit faults in the power switches [16, 17]. In this inverter, the overload capability is also increased compared to the conventional T-type inverters. A proposed topology of the fault-tolerant control includes four additional triode AC (TRIAC) semiconductor switches and three IGBTs compared with the classical three-level T-type inverter [18]. Here, when a switch fault occurs in half-bridge switches or neutral-point switches of T-type inverters, one IGBT can be shared in both cases. In [19], a fault-tolerant T-type inverter is proposed and faulttolerant control strategies are investigated for both half-bridge and neutral-point switches. Under fault-tolerant operation, the redundant fourth-leg of this inverter is also used to balance neutralpoint voltage. In [20], a fault-tolerant topology modification for three-level T-type inverters is proposed to achieve the fault-tolerant operation in the case of switch open-circuit or short-circuit failures without degradation of output capacity. A redundant unit that can be shared across phases in a T-type three-level inverter is proposed to manage open-circuit faults [21]. There are two IGBTs and six diodes in the redundant unit, and open-circuit faults in multiple legs of the inverter can be tolerated simultaneously. In [22], a fault-tolerant topology is proposed for an active T-type three-level converter to ensure that the converter can be operated continuously under open-circuit faults. Under fault conditions, the proposed topology can keep its outputs without degradation of the performance.

In this paper, a fault-tolerant three-phase three-level T-type inverter topology with a redundant unit added to a conventional T-type inverter is proposed and evaluated. Based on this topology, an additional current path will be provided and the full output capability can be obtained when there is an open-circuit fault in power switches or a phase-leg fault occurs. The remainder content of this paper is organized as follows. In Section 2, different faults of the inverter are analyzed. A fault diagnosis method based on three-phase bridge voltages and the proposed fault-tolerant topology is represented in Section 3 and Section 4, respectively. To verify the proposed faulttolerant topology, experimental results are demonstrated in Section 5. Finally, conclusions are given in Section 6.



Arch. Elect. Eng.

## 2. Fault analysis

As shown in Fig. 1, "*a*", "*b*", and "*c*" are three half-bridge midpoints, from where the three-phase load is connected, and "*o*" is the DC-link midpoint. The voltage  $v_{xo}$  (*x* represents *a*, *b*, and *c*) between the half-bridge midpoint "*x*" and the DC-link midpoint "*o*" is named as "bridge voltage". Three bridge voltages under different switching states and switching command combinations are listed in Table 1. There are three switching states in the  $3LT^2I$ : the positive state [P] with the bridge voltage is  $+V_{dc}/2$ , the neutral state [O] with the bridge voltage is zero, and the negative state [N] with the bridge voltage is  $-V_{dc}/2$ .

Table 1. Switching states, switching command combinations and bridge voltage of 3LT<sup>2</sup>I

| Switching state | S <sub>x1</sub> | <i>S</i> <sub><i>x</i>2</sub> | <i>S</i> <sub><i>x</i>3</sub> | S <sub>x4</sub> | Bridge voltage  |
|-----------------|-----------------|-------------------------------|-------------------------------|-----------------|-----------------|
| [P]             | on              | on                            | off                           | off             | $+V_{\rm dc}/2$ |
| [O]             | off             | on                            | on                            | off             | 0               |
| [N]             | off             | off                           | on                            | on              | $-V_{\rm dc}/2$ |

The multi-carrier modulation strategy of the three-level T-type inverter is shown in Fig. 2, where  $G_{s1}$ ,  $G_{s2}$ ,  $G_{s3}$  and  $G_{s4}$  are the four drive signals of the power switches  $S_{x1}$ ,  $S_{x2}$ ,  $S_{x3}$  and  $S_{x4}$  (*x* represents *a*, *b*, and *c*), respectively. In the figure,  $u_{sx}$  is the sine modulation wave of the phase-*x*,  $u_{c1}$  and  $u_{c2}$  are the two triangular carriers of the inverter, respectively. When  $u_{sx} > u_{c1}$ ,  $S_{x1}$  in the T-type inverter is turned on, and when  $u_{sx} < u_{c1}$ ,  $S_{x1}$  is turned off. When  $u_{sx} > u_{c2}$ ,  $S_{x2}$  in the T-type inverter is turned on, and when  $u_{sx} < u_{c2}$ ,  $S_{x2}$  is turned off. The drive signal of  $S_{x4}$  is complementary to  $S_{x1}$ , and the drive signal of  $S_{x4}$  is complementary to  $S_{x2}$ .



Fig. 2. Multi-carrier modulation strategy of the three-level T-type inverter





Vol. 71 (2022)

Considering the circuit symmetry of the 3LT<sup>2</sup>I, only three cases of fault modes that could happen and can be tolerated here to represent all possible fault modes will be discussed in this paper. These three cases of fault modes include:

- 1) open-circuit fault in switch  $S_{a1}$ ;
- 2) open-circuit fault in switch  $S_{a2}$ ;
- 3) phase-leg fault in phase-*a*.

## 2.1. Case 1: open-circuit fault in switch Sa1

If an open-circuit fault occurs in  $S_{a1}$ , as can be seen from Table 1, the switching state [P] may be influenced and the bridge voltage will also be affected. According to the direction of the phase current, there are two situations that should be discussed. On the one hand, if the phase current  $i_a > 0$  (taking the current direction shown in Fig. 3(a) as reference), Fig. 3(a) shows the change of the phase current path before and after the  $S_{a1}$  open-circuit fault. When the open-circuit fault of  $S_{a1}$  occurs, the phase current will flow through  $S_{a2}$  and  $D_{a3}$  instead of  $S_{a1}$  as shown in Fig. 3(a). As a result, the switching state will change from [P] to [O]. On the other hand, if the phase current  $i_a < 0$ , the phase current could flow through  $D_{a1}$  in the switching state [P], so the phase current path and the switching state will not change after the  $S_{a1}$  open-circuit fault. Figure 3(b) shows the bridge voltage under the  $S_{a1}$  open-circuit fault. It is shown that the bridge voltage  $v_{ao}$  maintains zero in the fault period after the  $S_{a1}$  open-circuit fault occurs, where the fault period starts with occurring of the time  $S_{a1}$  open-circuit, and ends at the half phase point of the bridge voltage.



Fig. 3. Phase current and bridge voltage under  $S_{a1}$  open-circuit fault: current path (a); gate drive signals and bridge voltage (b)

#### 2.2. Case 2: open-circuit fault in switch $S_{a2}$

If an open-circuit fault occurs in  $S_{a2}$ , it is more complicated since both the switching states [P] and [O] may be influenced as shown in Table 1.



Switching state [P]: The phase current flows through  $D_{a1}$  if the phase current  $i_a < 0$ , and the phase current flows through  $S_{a1}$  if the phase current  $i_a > 0$ . Hence, the phase current path and the bridge voltage will not be influenced under the  $S_{a2}$  open-circuit fault at this switching state.

Switching state [O]: If the phase current  $i_a > 0$ , Fig. 4(a) shows the difference in the phase current path before and after the  $S_{a2}$  open-circuit fault. When the open-circuit fault of  $S_{a2}$  occurs, the phase current will flow through  $D_{a4}$  as shown in Fig. 4(a). As a result, the switching state will change from [O] to [N]. If the phase current  $i_a < 0$ , the phase current could flow through  $S_{a3}$  and  $D_{a2}$  in the switching state [O], so the phase current path and the switching state will not change before and after the  $S_{a2}$  open-circuit fault. Figure 4(b) shows the bridge voltage under the  $S_{a2}$  open-circuit fault. It is shown that the bridge voltage is alternating between  $+V_{dc}/2$  and  $-V_{dc}/2$  in the fault period after the  $S_{a2}$  open-circuit fault occurs.



Fig. 4. Phase current and bridge voltage under  $S_{a2}$  open-circuit fault: current path (a); gate drive signals and bridge voltage (b)

#### 2.3. Case 3: phase-leg fault in phase-a

Among various faults of three-level T-type inverters, the phase-leg fault is a typical one and it can be caused by different power switches or stator windings when used for motor drives [23]. Some fault-tolerant control strategies have been proposed for phase-leg faults as mentioned above. The phase-leg fault will force the current in the faulty phase from normal to zero as shown in Fig. 5(a), which is easy to be concluded [24].

After phase-*a* stops working, two different voltage level include  $+V_{dc}/4$  and  $-V_{dc}/4$  will appear in the bridge voltage  $v_{ao}$ . This is because when the phase current  $i_a = 0$ , the electric potential at the half-bridge midpoint "*a*" in Fig. 1 is equal to the one at the load midpoint "*n*". As a result, the level of the bridge voltage  $v_{ao}$  is determined by the other two bridge voltages  $v_{bo}$  and  $v_{co}$ . At this time, phase-*b* and phase-*c* are still working normally. For example, when  $v_{bo} = +V_{dc}/2$ and  $v_{co} = 0$ , it can be calculated that  $v_{ao} = +V_{dc}/4$ . Other possible level combinations of three bridge voltages are shown in Table 2. The corresponding bridge voltage  $v_{ao}$  after the fault occurs is also shown in Fig. 5(b).





Fig. 5. Phase current and bridge voltage under phase-leg fault in phase-*a*: current path (a); gate drive signals and bridge voltage (b)

| v <sub>bo</sub> | v <sub>co</sub> | $v_{ao} = (v_{bo} + v_{co})/2$ |
|-----------------|-----------------|--------------------------------|
| $+V_{\rm dc}/2$ | $+V_{\rm dc}/2$ | $+V_{\rm dc}/2$                |
| $+V_{\rm dc}/2$ | 0               | $+V_{\rm dc}/4$                |
| $+V_{\rm dc}/2$ | $-V_{\rm dc}/2$ | 0                              |
| 0               | $+V_{\rm dc}/2$ | $+V_{\rm dc}/4$                |

Table 2. Possible levels of bridge voltage  $v_{ao}$  when  $i_a = 0$ 

## 3. Fault diagnosis

It can be seen from Section 2 that the bridge voltage will become distorted under different fault modes of the three-level T-type inverter. A fault diagnosis method based on the bridge voltage is proposed to distinguish which case of the fault modes occurs. The flow diagram of the fault diagnosis method is shown in Fig. 6.

Firstly, the acquired bridge voltages should be rectified by a full-wave rectifier for next process. If there is no fault in the inverter, the bridge voltage is in a normal condition. Hence, a fault period



Fig. 6. Flow diagram of the fault diagnosis method for three-level T-type inverter





Arch. Elect. Eng.

which is much more than the carrier period  $T_c$  will not appear and there is no voltage level equal to  $+V_{dc}/4$ . For each case of the three fault modes, the fault period shown in Fig. 6, can be identified. In case 1 and case 2, there are two different types of fault period according to the level of the bridge voltage. If the bridge voltage is  $+V_{dc}/2$  in the fault period, the fault period is named as  $T_{f,p,P}$ , and if the bridge voltage is zero in the fault period, the fault period is named as  $T_{f,p,Q}$ . In case 3, the voltage level  $+V_{dc}/4$  will appear in the bridge voltage  $v_{ao}$ . The fault identification rules are shown below.

1) If  $m_f T_c < T_{f_P} = 0$ , where  $T_c$  is the carrier period and  $T_s$  is the period of the bridge voltage (the same period as the sine modulation wave), an open-circuit fault occurs in  $S_{a1}$  or  $S_{a4}$ . When the fault period appears in the positive part of the bridge voltage, the fault switch must be  $S_{a1}$ . If the fault period appears in the negative part of the bridge voltage, the fault switch must be  $S_{a4}$ . Whether the bridge voltage is in the positive part or negative part, can be judged by the polarity of the sine modulation wave as shown in Fig. 2.

2) If  $m_f T_c < T_{f p_P} < 0.5T_s$ , an open-circuit fault occurs in  $S_{a2}$  or  $S_{a3}$ . When the fault period appears in the positive part of the bridge voltage, the fault switch must be  $S_{a2}$ . If the fault period appears in the negative part of the bridge voltage, the fault switch must be  $S_{a3}$ . The judgment method of the polarity of the bridge voltage is the same as rule 1).

3) If a voltage level equal to  $+V_{dc}/4$  appears in the bridge voltage  $v_{ao}$ , the phase-leg fault occurs in phase-a.

In rules 1) and 2),  $m_f$  is a coefficient according to the ratio of carrier frequency to modulation frequency. The coefficient  $m_f = 5$  in this paper as the carrier frequency is 1.5 kHz and the modulation frequency is 50 Hz. The complete fault diagnosis method for three phases of the three-level T-type inverter can be seen in Table 3.

|                   |                                     | e                             | 21                            |                              |
|-------------------|-------------------------------------|-------------------------------|-------------------------------|------------------------------|
| Bridge<br>voltage | After rectification                 | Fault period                  | Modulation<br>wave            | Fault mode                   |
|                   |                                     | $m a T \leq T a a \leq 0.5T$  | $u_{sa} > 0$                  | Sa1 open-circuit             |
|                   |                                     | $m_f r_c < r_f p_O < 0.5r_s$  | $u_{sa} < 0$                  | S <sub>a4</sub> open-circuit |
| $v_{ao}$          | vao_rec                             | $m_0 T < T_0$ $p < 0.5T$      | $u_{sa} > 0$                  | $S_{a2}$ open-circuit        |
|                   |                                     | $m_f r_c < r_f p_p < 0.5r_s$  | $u_{sa} < 0$                  | $S_{a3}$ open-circuit        |
|                   |                                     | $+V_{\rm dc}/4$ voltage level |                               | Phase-a-leg fault            |
|                   | bo <sup>v</sup> bo_rec              |                               | $u_{sb} > 0$                  | S <sub>b1</sub> open-circuit |
|                   |                                     | $m_f r_c < r_f p_O < 0.5 r_s$ | $u_{sb} < 0$                  | Sb4 open-circuit             |
| $v_{bo}$          |                                     | $T < T_{-} = < 0.5T$          | $u_{sb} > 0$                  | S <sub>b2</sub> open-circuit |
|                   |                                     | $m_f I_c < I_f p_p < 0.5I_s$  | $u_{sb} < 0$                  | S <sub>b3</sub> open-circuit |
|                   |                                     | $+V_{\rm dc}/4$ voltage level | $+V_{\rm dc}/4$ voltage level |                              |
|                   | $m_{\rm e}T < T_{\rm e} = - 0.5T$   | $u_{sc} > 0$                  | S <sub>c1</sub> open-circuit  |                              |
|                   |                                     | $m_f r_c < r_f p_O < 0.5 r_s$ | $u_{sc} < 0$                  | $S_{c4}$ open-circuit        |
| $v_{co}$          | v <sub>co</sub> v <sub>co_rec</sub> | $m_{z}T < T_{z} = < 0.5T$     | $u_{sc} > 0$                  | $S_{c2}$ open-circuit        |
|                   | $m_f r_c < r_f p_p < 0.5r_s$        | $u_{sc} < 0$                  | $S_{c3}$ open-circuit         |                              |
|                   |                                     | $+V_{\rm dc}/4$ voltage level |                               | Phase- <i>c</i> -leg fault   |

Table 3. Fault diagnosis method for the three-level T-type inverter





Vol. 71 (2022)

Fault-tolerant control for three-phase three-level T-type inverters

# 939

## 4. Fault-tolerant control

A fault-tolerant control three-level T-type inverter topology is shown in Fig. 7 in order to obtain high reliability of the inverter system. As it can be seen, there is a redundant leg including half-bridge switches ( $S_{t1}$  and  $S_{t2}$ ) and neutral-point switches ( $S_{t2}$  and  $S_{t3}$ ) connected between the DC bus capacitors and the DC-link midpoint "o" of the conventional T-type inverter. In addition, there are three TRIACs ( $T_a$ ,  $T_b$  and  $T_c$ ) connected between the midpoint of the redundant leg and the half-bridge midpoint "x" of the conventional T-type inverter. During normal operation or healthy conditions, four IGBTs of the redundant leg and three additional TRIACs are all in the turn-off state. Hence, there is no extra power loss.



Fig. 7. Proposed fault-tolerant control three-level T-type inverter topology

The proposed fault-tolerant control topology has the capability to tolerate all fault modes that include open-circuit faults and phase-leg faults. The four IGBTs of the redundant leg are sized to be the same as the three main phase legs. Based on the fault diagnosis method mentioned above, once these fault modes are detected and identified, the faulty switch or leg should be isolated firstly, and then the differently modified T-type inverter topologies and fault-tolerant control strategies will be implemented to obtain fault-tolerant function.

If an open-circuit fault occurs in  $S_{a1}$  or  $S_{a4}$ , the switches  $S_{a1}$  and  $S_{a4}$  should be both isolated. The modified fault-tolerant inverter topology is shown in Fig. 8 under this kind of fault mode. In the figure, the TRIACs  $T_a$  is controlled to be turned on. The switching command for  $S_{a2}$  and  $S_{a3}$ are not changed and the switches  $S_{t2}$  and  $S_{t3}$  are controlled to be turned off. The drive signal of the switches  $S_{a1}$  and  $S_{a4}$  are applied to the switches  $S_{t1}$  and  $S_{t4}$ , respectively. As a result, the switches  $S_{t1}$  and  $S_{t4}$  will replace the switches  $S_{a1}$  and  $S_{a4}$ .

If an open-circuit fault occurs in  $S_{a2}$  or  $S_{a3}$ , the switches  $S_{a2}$  and  $S_{a3}$  should be both isolated. The modified fault-tolerant inverter topology is shown in Fig. 9 under this kind of fault mode. In the figure, the TRIACS  $T_a$  is controlled to be turned on. The switches  $S_{t1}$  and  $S_{t4}$  are both





Fig. 8. Modified fault-tolerant control topology under  $S_{a1}$  or  $S_{a4}$  open-circuit fault

controlled to be turned off. The switching command for  $S_{a1}$  and  $S_{a4}$  are not changed. The drive signal of the switches  $S_{a2}$  and  $S_{a3}$  are applied to the switches  $S_{t2}$  and  $S_{t3}$ , respectively. As a result, the switches  $S_{t2}$  and  $S_{t3}$  will replace the switches  $S_{a2}$  and  $S_{a3}$ .



Fig. 9. Modified fault-tolerant control topology under  $S_{a2}$  or  $S_{a3}$  open-circuit fault

If a phase-leg fault occurs in phase-*a*, the original switches of phase-*a* include  $S_{a1}$ ,  $S_{a2}$ ,  $S_{a3}$ , and  $S_{a4}$  should all be isolated. The modified fault-tolerant inverter topology is shown in Fig. 10 under this kind of fault mode. In the figure, the TRIACs  $T_a$  is controlled to be turned on. The drive signal of the switches  $S_{a1}$ ,  $S_{a2}$ ,  $S_{a3}$ , and  $S_{a4}$  are applied to the switches  $S_{t1}$ ,  $S_{t2}$ ,  $S_{t3}$ , and  $S_{t4}$ , respectively. As a result, the post-tolerant phase-*a* composed of switches  $S_{t1}$ ,  $S_{t2}$ ,  $S_{t3}$ , and  $S_{t4}$  is connected to load  $R_a$  and  $L_a$  through the TRIACs  $T_a$ .

Taking the entire three-level T-type inverter into consideration, the switches should be isolated, and the redundant switches controlled to replace the isolated switches under different fault modes are shown in Table 4. The corresponding TRIACs that should be turned on during the fault-operation are listed too. It should be noted that the inverter is able to output the full level and power during the fault-tolerant operation by this fault-tolerant control strategy.



Fault-tolerant control for three-phase three-level T-type inverters

Vol. 71 (2022)



Fig. 10. Modified fault-tolerant control topology under phase-leg fault in phase-a

| Faulty switch        | Isolated switches                | Redundant switches               | On TRIACs      |
|----------------------|----------------------------------|----------------------------------|----------------|
| $S_{a1}$ or $S_{a4}$ | $S_{a1}, S_{a4}$                 | $S_{t1}, S_{t4}$                 | $T_a$          |
| $S_{a2}$ or $S_{a3}$ | $S_{a2}, S_{a3}$                 | $S_{t2}, S_{t3}$                 | $T_a$          |
| $S_{b1}$ or $S_{b4}$ | $S_{b1}, S_{b4}$                 | $S_{t1}, S_{t4}$                 | T <sub>b</sub> |
| $S_{b2}$ or $S_{b3}$ | $S_{b2}, S_{b3}$                 | $S_{t2}, S_{t3}$                 | T <sub>b</sub> |
| $S_{c1}$ or $S_{c4}$ | $S_{c1}, S_{c4}$                 | $S_{t1}, S_{t4}$                 | T <sub>c</sub> |
| $S_{c2}$ or $S_{c3}$ | $S_{c2}, S_{c3}$                 | $S_{t2}, S_{t3}$                 | T <sub>c</sub> |
| Phase-a-leg          | $S_{a1}, S_{a2}, S_{a3}, S_{a4}$ | $S_{t1}, S_{t2}, S_{t3}, S_{t4}$ | T <sub>a</sub> |
| Phase- <i>b</i> -leg | $S_{b1}, S_{b2}, S_{b3}, S_{b4}$ | $S_{t1}, S_{t2}, S_{t3}, S_{t4}$ | T <sub>b</sub> |
| Phase-c-leg          | $S_{c1}, S_{c2}, S_{c3}, S_{c4}$ | $S_{t1}, S_{t2}, S_{t3}, S_{t4}$ | T <sub>c</sub> |

Table 4. Fault-tolerant control strategy of the three-level T-type inverter

The flow chart of fault diagnosis and the fault-tolerant control strategy is shown in Fig. 11. In the figure, "x" represents the three-phase symbols, "a", "b", and "c" as mentioned before. Firstly, three-phase bridge voltages are collected and rectified. Then the fault period of any bridge voltage should be calculated and the level of the corresponding bridge voltage is judged following the fault identification rules described in Section 3. If the calculation results do not meet these rules, it means that the three-level T-type inverter is in the fault-free condition and the three-phase bridge voltages will be collected again. If the calculation results meet any identification rule, the fault mode of the three-level T-type inverter can be confirmed. At last, based on the fault diagnosis results, the fault-tolerant control strategy shown in Table 4 will be implemented to ensure the inverter works under normal conditions.





Fig. 11. Flow chart of fault diagnosis and fault-tolerant control strategy

# 5. Experimental results

In order to verify the fault-tolerant capability of the proposed three-level T-type inverter topology and control strategy, an experimental platform is built in the laboratory. The experimental parameters are given in Table 5. Infineon IGBT K75EES5 is used to constitute the conventional T-type inverter and the redundant leg. The system is controlled by a digital signal processing (DSP) board based on TMS320F2812. The modulation, fault generation and fault-tolerant control of the inverter system are all implemented by the DSP.

Figure 12 shows the three-phase current and bridge voltage waveforms when there is no fault in the three-level T-type inverter. It can be seen from the figure that the phase current waveform is a sine waveform without any distortion and the bridge voltage is a standard three-level waveform.

In the experiments, the open-circuit fault mode is emulated by setting the drive signals of the power devices to zero which is controlled by the DSP board. The phase-leg fault mode is achieved by setting the drive signals of all power devices of one phase to zero. If an open-circuit fault



#### Fault-tolerant control for three-phase three-level T-type inverters

| Parameter name        | Symbol          | Value | Unit |
|-----------------------|-----------------|-------|------|
| DC-link voltage       | V <sub>dc</sub> | 100   | V    |
| Fundamental frequency | f <sub>r</sub>  | 50    | Hz   |
| Carrier frequency     | $f_c$           | 1.5   | kHz  |
| Lond                  | $R_X$           | 10    | Ω    |
| Loau                  | $L_x$           | 20    | mH   |





Fig. 12. Three-phase current and bridge voltage waveforms of the three-level T-type inverter under normal conditions: there-phase currents  $(i_a, i_b, \text{ and } i_c)$  (a); three-phase bridge voltages  $(v_{ao}, v_{bo}, \text{ and } v_{co})$  (b)

occurs in  $S_{a1}$  or  $S_{a2}$ , the experiment results are shown in Fig. 13(a) and Fig. 13(b), respectively. Under fault conditions, the bridge voltage after-rectification  $v_{ao\_rec}$  represents the fault periods  $T_{fp\_O}$  and  $T_{fp\_P}$  that can be used for fault diagnosis based on the fault identification rules. Figure 13(c) shows the experiment results when a phase-leg fault occurs in phase-a. It is obvious that the phase current  $i_a$  becomes zero and a voltage level equal to  $+V_{dc}/4$  appears in the bridge voltage after-rectification  $v_{ao\_rec}$ .

Based on the fault diagnosis results, the fault-tolerant control strategy can be implemented and the experiment results are shown in Fig. 14. In all three experiment results of Fig. 14, the first cycle represents the normal condition, the next cycle represents the fault condition with distorted bridge voltages after-rectification and phase currents, and the last three cycles represents the fault-tolerant condition based on the proposed inverter topology and fault-control strategy. It is shown in the figure that the proposed method can keep its outputs without degradation of performance. In addition, the dead time from the fault occurs time to the fault-tolerant time is about 20 ms, the length of the dead time is depended on the speed of the fault-diagnosis method. If a faster fault-diagnosis method is adopted, this dead time could be shorter.





The efficiency of the proposed three-level T-type inverter under normal and fault-tolerant conditions are both tested and compared at various output power percentages, as shown in Fig. 15(a). In all three cases of the fault-tolerant condition, only one TRIAC semiconductor switch is turned on additionally, compared with the normal condition as shown in Figs. 8–10. Therefore, only the efficiency of the  $S_{a1}$  open-circuit fault is tested under the fault-tolerant condition in the experiment. It can be seen that there is a small efficiency degradation under the fault-tolerant condition. For instance, under the 100% output power condition, the efficiency of the fault-tolerant condition is 0.41% lower than the normal condition. The reason is that there is one additional TRIAC semiconductor switch turned on under the fault-tolerant condition, and its conduction loss should be considered. The total power losses are tested under normal and fault-tolerant conditions, as shown in Fig. 15(b), which shows that the total power loss is 14.6 and 15.7 W under 100% output power condition, under normal and fault-tolerant conditions, respectively.

(c)



### Vol. 71 (2022)

#### Fault-tolerant control for three-phase three-level T-type inverters





Fig. 14. Bridge voltage after-rectification, phase current, fault occurs time signal and fault-tolerant signal waveforms of the three-level T-type inverter under normal condition, fault condition and faulttolerant condition:  $S_{a1}$  open-circuit fault (a);  $S_{a2}$ open-circuit fault (b); phase-leg fault in phase-*a* (c)







Fig. 15. Efficiency and total power losses of the three-level T-type inverter at various output power percentages: efficiency of the inverter under normal condition and fault-tolerant condition (a); total power losses under normal condition and fault-tolerant condition (b)

## 6. Conclusions

This paper proposes a fault-tolerant topology and control strategy of the three-phase threelevel T-type inverter. The proposed topology is constructed by adding a redundant leg including half-bridge switches and neutral-point switches connected between the DC bus capacitors and the DC-link midpoint of the conventional T-type inverter. A fault diagnosis method based on bridge voltage is introduced to identify which fault mode is occurring in the inverter. Base on the results of the fault diagnosis, the redundant leg can isolate and replace the faulty switch or faulty leg and eliminate their influence. In this paper, the fault-tolerant control of the open-circuit fault of the power switches and the phase-leg fault can both be achieved by the proposed method. As shown in the experimental results, the proposed fault-tolerant three-level T-type inverter is able to output the full voltage level and power during the fault-tolerant operation based on the proposed control strategy. In addition, under normal operational or healthy conditions, the devices of the redundant leg are all in the turn-off state, so no extra power is lost.

#### Acknowledgements

This work was supported in part by the Zhejiang Province Public Welfare Technology Application Research Project under Grant LGF20F010004.

## References

 Krishnaveni S., Rajini V., Cascaded boost converter-based high-voltage pulse generator for pulsed electric field applications, Archives of Electrical Engineering, vol. 70, no. 3, pp. 631–641 (2021), DOI: 10.24425/aee.2021.137578. www.czasopisma.pan.pl



Vol. 71 (2022)

#### Fault-tolerant control for three-phase three-level T-type inverters

- [3] Chen D., Liu Y., Zhang S., *Fault diagnosis of T-type three-level inverter based on bridge voltages*, Archives of Electrical Engineering, vol. 70, no. 1, pp. 73–87 (2021), DOI: 10.24425/aee.2021.136053.
- [4] Wang D., Wang M., Shen Y., Li Q., Liang X., Online feedback dead time compensation strategy for three-level T-type inverters, IEEE Transactions on Industrial Electronics, vol. 67, no. 9, pp. 7260–7268 (2020), DOI: 10.1109/TIE.2019.2942558.
- [5] Nabae A., Takahashi I., Akagi H., A new neutral-point-clamped PWM inverter, IEEE Transactions on Industry Applications, vol. IA-17, no. 5, pp. 518–523 (1981), DOI: 10.1109/TIA.1981.4503992.
- [6] Schweizer M., Kolar J.W., Design and implementation of a highly efficient three-level T-type converter for low-voltage applications, IEEE Transactions on Power Electronics, vol. 28, no. 2, pp. 899–907 (2013), DOI: 10.1109/TPEL.2012.2203151.
- [7] Wang Z., Zhao Z., Uddin M.H., Zhao Y., Current ripple analysis and prediction for three-level *T-type converters*, 2018 IEEE Energy Conversion Congress and Exposition, Portland, OR, USA, pp. 7251–7257 (2018).
- [8] Mirafzal B., Survey of Fault-Tolerance Techniques for Three-Phase Voltage Source Inverters, IEEE Transactions on Industrial Electronics, vol. 61, no. 10, pp. 5192–5202 (2014), DOI: 10.1109/ TIE.2014.2301712.
- [9] Wang Z., Wang X., Wang Y., Chen J., Cheng M., Fault tolerant control of multiphase multilevel motor drives - technical review, Chinese Journal of Electrical Engineering, vol. 3, no. 2, pp. 76–86 (2017), DOI: 10.23919/CJEE.2017.8048414.
- [10] He J., Yang Q., Wang Z., On-line fault diagnosis and fault-tolerant operation of modular multilevel converters — A comprehensive review, CES Transactions on Electrical Machines and Systems, vol. 4, no. 4, pp. 360–372 (2020), DOI: 10.30941/CESTEMS.2020.00043.
- [11] Choi U., Lee K., Blaabjerg F., Diagnosis and tolerant strategy of an open-switch fault for T-type three-level inverter systems, IEEE Transactions on Industry Applications, vol. 50, no. 1, pp. 495–508 (2014), DOI: 10.1109/TIA.2013.2269531.
- [12] Choi U., Blaabjerg F., Lee K., Reliability improvement of a T-type three-level inverter with faulttolerant control strategy, IEEE Transactions on Power Electronics, vol. 30, no. 5, pp. 2660–2673 (2015), DOI: 10.1109/TPEL.2014.2325891.
- [13] Chen J., Zhang C., Chen A., Xing X., Fault-tolerant control Strategies for T-type three-level inverters considering neutral-point voltage oscillations, IEEE Transactions on Industrial Electronics, vol. 66, no. 4, pp. 2837–2846 (2019), DOI: 10.1109/TIE.2018.2842731.
- [14] Chen J., Chen A., Zhang C., Li K., A model predictive control based fault-tolerant control strategy for T-type three-level inverters, 2017 IEEE Energy Conversion Congress and Exposition, Cincinnati, OH, USA, pp. 2839–2845 (2017).
- [15] Do D., Nguyen M., Quach T., Tran V., Blaabjerg F., Vilathgamuwa D.M., A PWM scheme for a faulttolerant three-level quasi-switched boost T-type inverter, IEEE Journal of Emerging and Selected Topics in Power Electronics, vol. 8, no. 3, pp. 3029–3040 (2020), DOI: 10.1109/JESTPE.2019.2922687.
- [16] He J., Weise N., Wei L., Demerdash N.A.O., A fault-tolerant topology of T-Type NPC inverter with increased thermal overload capability, 2016 IEEE Applied Power Electronics Conference and Exposition, Long Beach, CA, USA, pp. 1065–1070 (2016).
- [17] He J., Katebi R., Weise N., Demerdash N.A.O, Wei L., A fault-tolerant T-type multilevel inverter topology with increased overload capability and soft-switching characteristics, IEEE Transactions on Industry Applications, vol. 53, no. 3, pp. 2826–2839 (2017), DOI: 10.1109/TIA.2017.2665630.





948 Danjiang Chen, Liyuan Zheng Arch. Elect. Eng.

- [18] Chao K., Chang L., Xu F., Three-level T-type inverter fault Diagnosis and tolerant control using single-phase line voltage, IEEE Access, vol. 8, pp. 44075–44086 (2020), DOI: 10.1109/AC-CESS.2020.2978141.
- [19] Xu S., Zhang J., Hang J., Investigation of a fault-tolerant three-level T-type inverter system, IEEE Transactions on Industry Applications, vol. 53, no. 5, pp. 4613–4623 (2017), DOI: 10.1109/TIA. 2017.2697844.
- [20] Zhang W., Liu G., Xu D., Hawke J., Garg P., Enjeti P., A fault-tolerant T-type three-level inverter system, 2014 IEEE Applied Power Electronics Conference and Exposition, Fort Worth, TX, USA, pp. 274–280 (2014).
- [21] Wang B., Li Z., Bai Z., Krein P.T., Ma H., A redundant unit to form T-type three-level inverters tolerant of IGBT open-circuit faults in multiple legs, IEEE Transactions on Power Electronics, vol. 35, no. 1, pp. 924–939 (2020), DOI: 10.1109/TPEL.2019.2912177.
- [22] Choi U., Blaabjerg F., A novel active T-type three-level converter with open-circuit fault-tolerant control, 2015 IEEE Energy Conversion Congress and Exposition, Montreal, QC, Canada, pp. 4765–4772 (2015).
- [23] Wang X., Wang Z., Cheng M., Hu Y., Remedial strategies of T-NPC three-level asymmetric sixphase PMSM drives based on SVM-DTC, IEEE Transactions on Industrial Electronics, vol. 64, no. 9, pp. 6841–6853 (2017), DOI: 10.1109/TIE.2017.2682796.
- [24] Wang X., Wang Z., Xu Z., He J., Zhao W., Diagnosis and tolerance of common electrical faults in Ttype three-level inverters fed dual three-phase PMSM drives, IEEE Transactions on Power Electronics, vol. 35, no. 2, pp. 1753–1769 (2020), DOI: 10.1109/TPEL.2019.2920400.